# Verification of ARM AMBA3 APB Protocol Using SystemVerilog

Siemens EDA's (Mentor Graphics) Required Task as a Selection Phase

Submitted By: Mohamed Ahmed Abdelaziz

Submitted To: Eng. Mohamed Mourad

# Contents

| Overv              | iew                                   | 2 |
|--------------------|---------------------------------------|---|
| 1.1.               | APB (Advanced Peripheral Bus)         | 2 |
| 1.2.               | APB Block Diagram                     | 2 |
| 1.3.               | APB Operating States                  | 3 |
| 1.4.               | Write Transfers (with no wait states) | 4 |
| 1.5.               | Read Transfers (with no wait states)  | 4 |
| APB P              | rotocol Verification                  | 5 |
| 2.1.               | Sequence Item                         | 5 |
| 2.2.               | Sequence                              | 5 |
| 2.3.               | Sequencer                             | 5 |
| 2.4.               | Driver                                | 5 |
| 2                  | .5. Monitor                           | 6 |
| 2.6.               | Agent                                 | 6 |
| 2.7.               | Scoreboard                            | 6 |
| 2.9.               | Test                                  | 7 |
| 2.10               | ). TestBench_Top                      | 7 |
| Simulation Results |                                       | 7 |
| 3.1.               | Compilation Process Results           | 7 |
| 3.2.               | Slave Simulation Result               | 7 |
| 3.3.               | Master Simulation Result              | 8 |
| 3.4                | Testbench Simulation Result           | 8 |

# Overview

# 1.1. APB (Advanced Peripheral Bus)

APB is one of the components of the AMBA bus architecture. APB is low bandwidth and low performance bus used to connect the peripherals like UART, Keypad, Timer and other peripheral devices to the bus architecture.

APB the bridge acts as the master and all the devices connected on the APB bus acts as the slave. So, the bridge can connect the high performance AHB and ASB busses to APB bus.

In this task I followed the UVM steps to able to implement the APB design for both the slave and the bridge (master) and verify it using the UVM procedures. I referred to many tutorials to understand what is the APB protocol and how it works, also I referred to tutorials to know how to verify the DUT I did passing through the UVM steps, starting from sequence items ended by the top modules and how to write an effective readable SyetemVerilog code as this is my first verification project to implement using SystemVerilog and UVM. I use ModelSim as a simulation tool in this project.



Figure 1 AMBA Bus including AHB/ASB and APB @allaboutcircuits.com

# 1.2. APB Block Diagram

AMBA-APB consists of Bridge and Slave. APB bridge is a bus master on AMBA-APB, it also considered as a slave on the high-level system bus.

Here are the basic block diagrams for both APB bridge and APB slave:



Figure 2 Basic block diagram of APB Bridge - Slave Interface

# 1.3. APB Operating States

Referring to the AMBA3\_APB standard and studying its FSM diagram shown below, there are three main states: IDLE, SETUP and ACESS.

- **IDLE State**: IDLE state is the default state in which no operation is being performed.
- SETUP State: The assertion of the PSEL signal indicates the beginning of the SETUP state. When the data transfer is required then the bus enters the SETUP state. Also, the PWRITE, PADDR and PWDATA are provided during this state.
- ACCESS State: After Remaining in the SETUP state for one CLK cycle, the bus will move to the ACCESS state on the next rising edge of the CLK after the SETUP state CLK cycle. When PENABLE signal is high this indicates the start of the ACCESS state. All the control signals, address, and the



Figure 3 APB State Diagram

data signals remain stable during the transition from the SETUP state to the ACCESS state.

In case of read operation the PRDATA is present on the bus during this state.

PENABLE signal also remain high for one clock cycle.

If there is no data transfer is required, the bus will move the IDLE state.

If there is further data transfer is required, then the bus will move to the SETUP state.

# 1.4. Write Transfers (with no wait states)

- During the write transfer operation, the PSEL, PWRITE, PADDR and PWDATA signals are asserted at the T1 Clk edge which is called the SETUP cycle.
- At the next rising edge of T2, the PENABLE & PREADY signals are set to be high. This is called the ACCESS cycle.
- At the T3, PENABLE signal is disabled and if further data transfer is required, a high to low transition occurs on the PREADY signal.



Figure 4 Write Transfers with no wait states

# 1.5. Read Transfers (with no wait states)

- During the read operation, the PSEL, PENABLE, PWRITE, PADDR signals are asserted at the clock edge T1. This is called the SETUP cycle.
- At the clock edge T2, the PENABLE, PREADY are asserted and PRDATA is also read during this phase. This is called the ACCESS cycle.



Figure 5 Write Transfers with no wait states

# **APB Protocol Verification**

Universal Verification Methodology (UVM) is a standard verification methodology used to verify the RTL (Register Transfer Level) design. It consists of base class library coded in SystemVerilog.

# 2.1. Sequence Item

- The fields required to generate the stimulus are declared in the sequence item, it can be used as a placeholder for the activity monitored by the monitor on the DUT (design under test) signals.
- Procedure I followed to write the sequence Items:
  - sequence\_item is written by extending uvm\_seq\_item
  - Declaring the fields in apb seq item

```
bit [7:0] PRDATA; // data sent by slave rand bit [20:0] sysbus; // rand is used to generate a random stimulus
```

 In order to use the uvm\_object methods, all the fields are registered to uvm\_field\_\* macros



Figure 6 UVM TestBench architecture ©Verification Guide

# 2.2. Sequence

Sequence generates the stimulus and sends to the driver via sequencer

# 2.3. Sequencer

• Sequencer is written by extending uvm\_sequencer, there is no extra logic required to be added in the sequencer

### 2.4. Driver

- Driver receives the stimulus from sequence via sequencer and drives on interface signals
  - apb driver is written by extending the uvm driver
  - Declare the virtual interface : virtual apb intf intf;
  - Get the interface handle using get config db & adding the get config db in the build phase

```
function void build_phase(uvm_phase phase);
        super.build_phase(phase);
        if(!uvm_config_db#(virtual
apb_intf)::get(this,"","intf",intf))`uvm_fatal("NO_VIF",{"virtual
interface must be set for: ",get_full_name(),".vif"});
    endfunction: build phase
```

Add driving logic. get the seq\_item and drive to DUT signals

```
// drive phase
virtual task drive();
req.print();
@(posedge intf.DRIVER.PCLK);
`driv_if.sysbus <= req.sysbus;
@(posedge intf.DRIVER.PCLK);
req.PRDATA= `driv_if.PRDATA;
endtask : drive</pre>
```

#### 2.5. Monitor

Monitor samples the DUT signals through the virtual interface and converts the signal level activity to the transaction level. Here we can Add Sampling logic in run\_phase

- Sample the interface signal and assign to trans collected handle
- Sampling logic is placed in the forever loop

```
virtual task run_phase(uvm_phase phase);
forever begin
  @(posedge intf.MONITOR.PCLK);
  trans_collected.sysbus=intf.monitor_cb.sysbus;
  @(posedge intf.MONITOR.PCLK);
  trans_collected.PRDATA=intf.monitor_cb.PRDATA;
  item_collected_port.write(trans_collected);
  end
endtask: run phase
```

 After sampling, by using the write method send the sampled transaction packet to the scoreboard item collected port.write(trans collected);

# **2.6.** Agent

An agent is a container class contains a driver, a sequencer, and a monitor. Depending on Agent type, create agent components in the build phase, take in considerations that the driver and the sequencer will be created only for the active agent.

#### 2.7. Scoreboard

scoreboard receives the transaction from the monitor and compares it with the reference values.

#### 2.8. Environment

The environment is the container class, It contains one or more agents, as well as other components such as the scoreboard, top-level monitor, and checker.

#### 2.9. Test

The test defines the test scenario for the testbench.

# 2.10. TestBench\_Top

TestBench top is the module, it connects the DUT and Verification environment components.

# Simulation Results

# 3.1. Compilation Process Results

As Shown in the opposite figure (7) that compilation Process is done successfully.

#### 3.2. Slave Simulation Result

The wave shows the write operator from the APB Slave, at First all the control signals are in the idle state, As shown in figure(8), PWDATA = 8'b00011101 is written to the memory address PADDR = 8'b00000111.



Figure 7 Compilation Results # 13 compiles, 0 failed with no errors



Figure 8 generated output result from APB Slave Write operator

# 3.3. Master Simulation Result

The Implemented code has some issues in the write operation that it consumes too much time to debug it.



Figure 9 Simulation Result for APB\_Bridge Read Operation

# 3.4. Testbench Simulation Result



Figure 10 Tb simulation result

• I try to extract the Test Summary but It returns an error and I can't even trace or debug it. The same issue occurs also when I try to extract a test summary for each module.

#### References

- AMBA3 APB Protocol ARM Standard
- https://verificationguide.com/uvm-topics/
- VLSI Kingdom youtube Channel